# VHDL Assignment 2

#### 1- Names

Loïc Duchesne - 261052490 Yassine Mimet - 260980175

# 2- Executive summary

In this VHDL lab we first drew a schematic for the AeqB using the Block Diagram/Schematic file in Quartus which was just 4 XOR gates of input 2 regrouped by an AND gate of input 4. Then we converted the schematic to a VHDL description that we will use after in the simulation and we ran two simulations one with Testbench File using the Test Bench Writer in Quartus and the other one was an exhaustive test with all the cases with nested loops. In the second part of the lab, we simulated the 2-to-1 MUX so we wrote 2 VHDL files and 2 testbenches (you can find that in detail in question 1).

#### 3- Questions:

(1) For the MUX: We wrote two VHDL codes for the structural and the behavioral description of the 2-to-1 multiplexer. And we also wrote 2 other testbench files to perform an exhaustive test for the VHDL description of the 2-to-1 multiplexer.

For the **structural** we started with the entity and we just declared our inputs(A, B and S) and our output Y, which were declared as 1 bit variables. Afterwards, in the architecture we wrote the structural function using this same set of inputs/output.

For the **behavioral** we also started with the entity and did the same thing for assigning the ports to their inputs/output. In the architecture our selection of the output depended on S so when S is 0 we assigned A to Y and when S is '1' we assigned B to Y.

```
library IEEE;
     use IEEE STD_LOGIC_1164.ALL;
   ⊟entity loic_duchesne_MUX_behavioral is
   Port (A : in std_logic;
B : in std_logic;
5
6
7
            S : in std_logic;
8
            Y : out std_logic)
    end loic_duchesne_MUX_behavioral;
10
   □architecture BEHAV of loic_duchesne_MUX_behavioral is
12
13
         with S select
            Y <= A when '0',
B when '1',
'X' when ot
14
15
16
                      when others;
    end BEHAV;
```

For the **testbench** files we had the same content in both of them except for the names being changed from structural to behavioral. We start by defining our 4 signals. Afterwards we assign the 4 ports to the MUX component. Then, we have the Begin statement where we assign the signals with their respective port. Finally, for the test we made 3 loops that iterates over all the input options for each ports.

(2)

|                             | AeqB           | 2-to-1 MUX           |                |
|-----------------------------|----------------|----------------------|----------------|
|                             | Schematic      | Schematic Structural |                |
| Logic Utilization (in ALMs) | 2/32070 (< 1%) | 1/32070 (< 1%)       | 1/32070 (< 1%) |
| Total pins                  | 9/457 (2%)     | 4/457 (< 1%)         | 4/457 (< 1%)   |

| Flow Summary                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                  | Flow Summary                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Flow Summary                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| < << Filter>>                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                  | < << Filter>>                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | < < Filter>>                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                           |
| Flow Status Quartus Prime Version Revision Name Top-level Entity Name Family Device Timing Models Logic utilization (in ALMs) Total registers Total pins Total block memory bits Total bost Bross Blocks Total HSSI PMA RX Deserializers Total HSSI TX PCSs Total HSSI TX PCSs Total HSSI PMA TX Serializers Total HSSI TYAL Serializers Total HSSI PMA TX Serializers Total HSSI PMA TX Serializers Total PLLS | Successful - Wed Sep 21 17:39:38 2022 18.0.0 Build 614 04/24/2018 5J Lite Edition loic_duchess_whdl1 loic_duchesse_comp Cyclone V 5CSEMA5F31C6 Final 2 / 32,070 (< 1 %) 0 9 / 457 (2 %) 0 0 / 4,065,280 (0 %) 0 / 67 (0 %) 0 0 / 6 (0 %) 0 / 6 (0 %) 0 / 6 (0 %) | Flow Status Quartus Prime Version Revision Name Top-level Entity Name Family Device Timing Models Logic utilization (in ALMs) Total registers Total pins Total block memory bits Total SPB Blocks Total HSSI RX PCSS Total HSSI RX PCSS Total HSSI PMA RX Descrializers Total HSSI PMA TX Serializers Total HSSI PMA TX Serializers Total HSSI PMA TX Serializers Total HSSI PMA TX TSERIALIZERS Total HSSI PMA TX Serializers Total PLLS | Successful - Wed Sep 21 17:17:48 2022 18.0.0 Build 614 04/24/2018 S.J. Lite Edition loic. duchesne, MUX loic, duchesne, MUX Structural Cyclone V 5CSEMASF31C6 Final 1 / 32,070 (< 1 %) 0  4 / 457 (< 1 %) 0  0 / 4,065,280 (0 %) 0 / 87 (0 %) 0  0  0  0  0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) 0 (0 (0 %) | Flow Status Quartus Prime Version Revision Name Top-level Entity Name Family Device Timing Models Logic utilization (in ALMs) Total registers Total pins Total block memory bits Total block memory bits Total DSP Blocks Total HSSI RY CSS Total HSSI RY CSS Total HSSI PMA TX Serializers Total HSSI PMA TX Serializers Total HSSI TY ACSS Total HSSI TY ACSS Total HSSI TY ACSS Total HSSI PMA TX Serializers Total PLLS Total DSL | Successful - Wed Sep 21 17:20:56 2022 18.0.0 Build 614 04/24/2018 SJ Lite Edition loic_duchesne_MUX loic_duchesne_MUX_behavioral Cyclone V 5CSEMA5F31C6 Final 1 / 32,070 (< 1 %) 0 4 / 457 (< 1 %) 0 0 / 4,065,280 (0 %) 0 / 87 (0 %) 0 0 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) 0 (0 %) |

(3) Introductory testing waveform results:



# (4) Exhaustive tests waveform results:



# (5) Structural waveform results:



# Behavioral waveform results:



## 4- Pictures (See part 3 for pictures of the results)

#### Schematic of AeqB:



# 5- Explanation of the results

For the first graph (See Introductory testing waveform results p.3) that we got the actual output after assigning A and B some of the values(not all of them because they are for bits) so we only have a 3 intervals for B because in the testbench file they didn't add a wait time after setting the value of B to 1111.

We got an output of '1' when A is '0000' and B is also '0000' also when A is '1010' and B is also '1010' is the two other cases we got an output value of '0'.

For the exhaustive (See Exhaustive tests waveform results p.3) we test for all the values of the inputs (A, B) using for loops so basically we have all the possible cases shown.

For the MUX (See Structural waveform results & Behavioral waveform results p.4), both behavioral and structural are the same in terms of their results. While their architectures are different, their underlying boolean expression remains the same. They are just describing the conditions of the function differently. In the results shown, we have 8 combinations of inputs and outputs. Our ultimate objective was to design a 2-to-1 MUX, where Y should be the same as input A if S is '0' or it should be B if S is '1'. While inspecting those exact conditions in the resulting waveform, we can clearly see that the MUX implementation was successful.

## 6- Conclusions

In conclusion, this lab allowed us to understand much more in depth how the VHDL design process works. Initially, we thought we had to compile everything through Quartus to run it on ModelSim, but quickly discovered that the testbench language we used was not actually compilable by Quartus. With the help of the the lab manual, we mostly used Quartus to actually write the files/design diagrams. We were also introduced to a new tool to convert diagrams to VHDL files. Afterwards, we opened ModelSim independently and built a workspace there to run our simulations.

In the end, we got the opportunity to familiarize with new workflows and techniques, which will be of great use in future VHDL projects.